首页> 外文会议>International Wafer-Level Packging Conference >DEVELOPMENT OF NEXT GENERATION Ewlb (EMBEDDED WAFER LEVEL BGA) TECHNOLOGY
【24h】

DEVELOPMENT OF NEXT GENERATION Ewlb (EMBEDDED WAFER LEVEL BGA) TECHNOLOGY

机译:下一代EWLB(嵌入式晶圆级BGA)技术的开发

获取原文

摘要

The shrinkage of the pitches and pads at the chip to package interface is happening much faster than the shrinkage at the package to board interface. This interconnection gap requires fan-out packaging, where the package size is larger than the chip size in order to provide a sufficient area to accommodate the 2nd level interconnects. eWLB is a type of fan-out WLP that has the potential to realize any number of interconnects with standard pitches at any shrink stage of the wafer node technology. eWLB is one of key advanced packages because of advantages of higher number of I/Os, process easiness and integration flexibilities. Furthermore, it enables to integrate multiple dies vertically and horizontally in one package without using substrates. Thus, recently eWLB technology is moving forward to next generation packages, such as multi-die, low profile package and 3D SiP. This paper reports developments of next generation eWLB for advanced packaging solutions. A whole portfolio of next generation package configurations: 3D SiP/PoP, small outline eWLB and eWLL (embedded Wafer Level Land Grid Array) are developed. And the component and board level reliability study was carried out in depth by experimental approaches as well as failure analysis. Successful reliability characterization results on different package configurations are reported that demonstrate next generation eWLB as an enabling technology for miniaturized, fine pitch, high density 3D and advanced silicon packaging solutions.
机译:芯片上的音高和焊盘收缩到封装接口的速度比包装界面的收缩更快。该互连间隙需要扇出包装,其中封装尺寸大于芯片尺寸,以便提供足够的区域以适应第二级互连。 EWLB是一种扇出的WLP,具有在晶片节点技术的任何收缩阶段以标准间距实现任何数量的互连。 EWLB是关键的高级封装之一,因为I / O的数量越多,过程容易和集成灵活性。此外,它能够在不使用基板的情况下在一个封装中垂直和水平地集成多个管芯。因此,最近EWLB技术前进到下一代包装,例如多管芯,低轮廓封装和3D SIP。本文报告了下一代EWLB为先进包装解决方案的开发。开发了整个下一代包配置的整个产品组合:3D SIP / POP,小型eWLB和EWLL(嵌入式晶圆级别土网阵列)。并且通过实验方法以及故障分析进行了深入进行了组件和板级可靠性研究。报告了不同包装配置的成功可靠性表征结果,其展示了下一代EWLB作为用于小型化,细间距,高密度3D和先进的硅包装解决方案的能力技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号