首页> 外文会议>Asian Test Symposium >An Efficient Method for the Test of Embedded Memory Cores during the Operational Phase
【24h】

An Efficient Method for the Test of Embedded Memory Cores during the Operational Phase

机译:在操作阶段期间嵌入式内存核测试的有效方法

获取原文

摘要

System on Chip devices include an increasing number of embedded memory cores, whose test during the operational phase is often a strict requirement, especially for safety-critical applications. This paper proposes a new memory test method combining the characteristics of hardware and software solutions: the test is performed by the microcontroller/processor, while the code of the test instructions to be executed is generated on-the-fly by an ad hoc module, also in charge of checking the memory behavior. The solution is modular and does not require any modification either in the memory cores or in the processor. Moreover, it is well suited to be used for test during the operational phase. Experimental results, gathered by implementing some representative March elements and algorithms, show that the method guarantees higher defect coverage than software BIST and a test time comparable with that of traditional hardware BIST solutions with a reduced hardware cost.
机译:芯片器件上的系统包括越来越多的嵌入式内存核,其在操作阶段期间的测试通常是严格的要求,特别是对于安全关键应用。本文提出了一种结合硬件和软件解决方案特性的新内存测试方法:测试由微控制器/处理器执行,而要执行的测试指令的代码由AD HoC模块在飞行中生成,还负责检查内存行为。解决方案是模块化的,不需要在存储器核或处理器中进行任何修改。此外,它非常适合在操作阶段进行测试。通过实施一些代表性的3月元素和算法来聚集的实验结果,表明该方法保证了比软件BIST更高的缺陷覆盖率和与传统硬件BIST解决方案相当的测试时间,具有降低的硬件成本。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号