首页> 外文会议>International Symposium on Multiple-Valued Logic >Multiple-valued caches for power-efficient embedded systems
【24h】

Multiple-valued caches for power-efficient embedded systems

机译:用于高效嵌入式系统的多价高速缓存

获取原文

摘要

In this paper, we propose three novel cache models using multiple-valued logic (MVL) paradigm to reduce the cache data storage area and cache energy consumption for embedded systems. Multiple-valued caches have significant potential for compact and power-efficient cache array design. The cache models differ from each other depending on whether they store tag and data in binary, radix-r or a mix of both. Our analytical study of cache silicon area shows that an embedded system-on-a-chip (SoC) equipped with a multiple-valued cache model can reduce the cache data storage area up to 6% regardless of cache parameters. Also, our experiments on several embedded benchmarks demonstrate that dynamic cache energy consumption can be reduced up to 62% in a multiple-valued instruction cache in an embedded SoC.
机译:在本文中,我们提出了三种新颖的缓存模型,使用多值逻辑(MVL)范例来减少嵌入式系统的高速缓存数据存储区域和高速缓存能量消耗。多值高速缓存具有紧凑型高速缓存阵列设计具有显着潜力。缓存模型彼此不同,具体取决于它们是否存储二进制,RADIX-R或两者的混合中的标签和数据。我们对缓存芯片区域的分析研究表明,配备有多值高速缓存模型的嵌入式系统上的芯片(SOC),无论高速缓存参数如何,都可以将高速缓存数据存储区域减少到6%。此外,我们对若干嵌入式基准测试的实验表明,在嵌入的SOC中的多值指令高速缓存中可以减少高达62%的动态缓存能量消耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号