【24h】

Improvement of Self-Timed Pipeline Immunity of Soft Errors

机译:改善软误差的自定时管道免疫力

获取原文

摘要

The paper presents the results of a study of self-timed (ST) digital circuits' soft-error tolerance. Practical ST circuits have a pipeline structure. The combinational parts of the ST pipeline are naturally immune to 72% of short-term soft errors. The proposed circuitry and layout methods increase the ST pipeline combinational part's failure tolerance to 98% and higher. ST pipeline stage register is the most susceptible to soft errors. A typical variant of the ST pipeline register bit unit based on C-elements has a failure tolerance of 83%. The proposed register bit implementation cases increase the failure tolerance of the ST pipeline up to 98%.
机译:本文介绍了自定时(ST)数字电路软误差容差研究的结果。实用的ST电路有管道结构。 ST管道的组合部分自然地免受短期软误差的72%。所提出的电路和布局方法将ST流水线组合的部分的故障容忍增加到98%和更高。 ST管道阶段寄存器最容易受到软误差的影响。基于C元素的ST管道寄存器位单元的典型变体具有83%的故障容差。所提出的寄存器位实现情况提高了ST管道的故障容忍度高达98%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号