【24h】

The Buffered Edge Reconfigurable Cell Array and Its Applications

机译:缓冲的边缘可重新配置单元阵列及其应用

获取原文

摘要

This paper presents a Buffered Edge Reconfigurable Cell Array (BERCA) architecture and its applications. A distinctive feature of this architecture is its dual mode of operations. A reconfigurable cell in this array can operate in either blocking mode or non-blocking mode. This renders it amenable to efficient dataflow computation. A small buffer is attached to each link of a BERCA to enable synchronized computation in the style of a systolic array. An approach is devised to map a signal flow graph onto a BERCA array. Unlike previous systolic array mapping methods, this approach is able to map irregular graphs and regular graphs (as specified by simple recurrence equations). It opens up a wide range of applications for our BERCA.
机译:本文介绍了缓冲边沿可重新配置的单元阵列(Berca)架构及其应用。这种架构的一个独特特征是其双重操作模式。该阵列中的可重构单元可以以阻塞模式或非阻塞模式操作。这使得它可以提供高效的数据流计算。将一个小缓冲器连接到Berca的每个链路,以便以收缩阵列的样式实现同步的计算。设计一种方法,以将信号流图映射到Berca阵列上。与以前的收缩阵列映射方法不同,这种方法能够映射不规则的图形和常规图(如简单复发方程式)。它为我们的Berca开辟了广泛的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号