首页> 外文会议>IEEE International Conference on Trust, Security and Privacy in Computing and Communications >Energy-Performance Modeling and Optimization of Parallel Computing in On-Chip Networks
【24h】

Energy-Performance Modeling and Optimization of Parallel Computing in On-Chip Networks

机译:芯片网络中并行计算的能量性能建模与优化

获取原文

摘要

This paper discusses energy-performance trade-off of networks-on-chip with real parallel applications. First, we propose an accurate energy-performance analytical model that conduct and analyze the impacts of both frequency-independent and frequency-dependent power. Second, we put together the communication overhead, memory access overhead, frequency scaling, and core count scaling to quantify the performance and energy consumed by NoCs. Third, we propose a new energy-performance optimization method, by choosing a pair of frequency and core count to get optimal energy or performance. Finally, we implement eight PARSEC parallel applications to evaluate our model and the optimization method. The experiment result confirms that our model predicts NoCs energy and performance well, and selects correct frequency level and core count for most parallel applications.
机译:本文讨论了具有真正并行应用的芯片网络的能量性能权衡。首先,我们提出了一种准确的能量性能分析模型,可以进行和分析频率无关和频率依赖性功率的影响。其次,我们汇总了通信开销,内存访问开销,频率缩放和核心计数,以量化NOCS消耗的性能和能量。第三,我们提出了一种新的能量性能优化方法,通过选择一对频率和核心计数来获得最佳能量或性能。最后,我们实现了8个Parsec并行应用程序来评估我们的模型和优化方法。实验结果证实我们的模型预测NOCS能量和性能良好,并为大多数并行应用选择正确的频率级别和核心计数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号