首页> 外文会议>IEEE International Conference on Electro Information Technology >Distributed processing network architecture for reconfigurable computing
【24h】

Distributed processing network architecture for reconfigurable computing

机译:可重新配置计算的分布式处理网络架构

获取原文

摘要

This paper introduces a set of rules and guidelines for the implementation of a distributed processing network (DPN) as the basis for a dynamic reconfigurable architecture targeted at improving the performance of microprocessor (/spl mu/P) based systems in computationally intensive application domains. In order to provide the computation gains needed to improve upon the performance of the /spl mu/P, the DPN architecture offers: 1) A low reconfiguration overhead, 2) A simple control interface, 3) Dynamic resource allocation, 4) Concurrent execution with dynamic reconfiguration, 5) Lower power dissipation than a /spl mu/P executing the same computation kernel and, 6) Scalability to tackle tasks of varying resource requirements. DPN is currently targeted at realtime computationally intensive application domains such as compression, and signal transformations.
机译:本文介绍了一组规则和指南,用于实现分布式处理网络(DPN)作为用于在计算密集型应用域中提高基于微处理器(/ SPL MU / P)系统的动态可重新配置架构的基础。为了提供改进/ SPL MU / P,DPN架构提供的计算所需的计算增益:1)低重新配置开销,2)简单的控制接口,3)动态资源分配,4)并发执行通过动态重新配置,5)低于A / SPL MU / P的功耗,执行相同的计算内核,6)可扩展性以解决不同资源要求的任务。 DPN目前针对实时的计算密集型应用域,例如压缩和信号变换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号