【24h】

A Novel Highly Reliable 12T SRAM Bitcell Design

机译:一种高度可靠的12T SRAM位点设计

获取原文

摘要

This paper presents a novel highly reliable dual port 12T static random access memory (SRAM) bitcell. Compared with the state-of-the-art soft-error-tolerant bitcells and the traditional 6T, the proposed 12T exhibits much larger read noise margin (RSNM), and also saves 85.4% read access time on average, making it much suitable for high-speed highly reliable applications.
机译:本文介绍了一种新型高度可靠的双端口12T静态随机存取存储器(SRAM)比特电池。与最先进的软堵塞位点和传统6T相比,所提出的12T呈现更大的读取噪声裕度(RSNM),并且平均节省了85.4%的读取访问时间,使其适合高速高度可靠的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号