首页> 外文会议>IEEE International RF and Microwave Conference >Achieving Minimal PDN Impedance, SSN and Jitter on PCB with Embedded Capacitance Material
【24h】

Achieving Minimal PDN Impedance, SSN and Jitter on PCB with Embedded Capacitance Material

机译:使用嵌入式电容材料在PCB上实现最小的PDN阻抗,SSN和抖动

获取原文

摘要

In this paper, the imperativeness of low power distribution network (PDN) impedance on printed circuit board (PCB) with high frequency signals operating at hundreds of Mega-Hz range and the impact of embedded capacitance material (ECM) in minimizing wideband PDN impedance are discussed. The study to compare the performance of PCB with ECM versus conventional dielectric FR4 material was conducted with post-layout power integrity simulation using Keysight ADS on the power net of interest, followed by measurement of PDN impedance and simultaneous switching noise (SSN) using network analyzer (VNA) and oscilloscope respectively on prototype PCB. Lastly, eye diagram and jitter of the high frequency clock signal on the PCB are observed. The correlated simulation and measurement results are presented and discussed in the later section of this paper.
机译:在本文中,具有在数百兆赫兹范围内运行的高频信号的印刷电路板(PCB)上的低配电网络(PDN)阻抗势在必行,以及嵌入式电容材料(ECM)在最小化宽带PDN阻抗方面的影响是讨论过。使用Keysight ADS在感兴趣的电源网络上进行布局后电源完整性仿真,对带有ECM的PCB与传统的电介质FR4材料的性能进行比较的研究,然后使用网络分析仪测量PDN阻抗和同时开关噪声(SSN) (VNA)和示波器分别放在原型PCB上。最后,观察PCB上的高频时钟信号的眼图和抖动。相关的仿真和测量结果将在本文的后面部分进行介绍和讨论。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号