首页> 外文会议>International Seminar on Intelligent Technology and Its Applications >3D video coding development based on FPGA platform Xilinx Zynq-7000
【24h】

3D video coding development based on FPGA platform Xilinx Zynq-7000

机译:基于FPGA平台Xilinx Zynq-7000的3D视频编码开发

获取原文

摘要

Digital video compression techniques have an important role that makes transmission and storage of multimedia content in bandwidth and storage space limited environment efficient. This paper describes 3D video coding using FPGA encoder architecture for newer and more reliable multimedia technologies to drive the industry to improve services in the field of entertainment marketing, to encourage the popularization of 3D video content, supporting devices 3D capabilities, and 3D applications. As a phenomenon that occurs at this time, smartphones, tablets, and other mobile devices has surpassed the value of PC sales. Along with the growing popularity of 3D video and be applied to the mobile device, resulting in the need for storage, data transmission, and display requires an efficient coding. The design is described in VHDL and synthesized to Zynq 7000 AP SoC FPGA. The throughput of the FPGA architecture reaches a processing at 666 MHz, RAM frequency 533 MHz permitting its use in H.265/HEVC standard directed to HDTV. To improve reliability in the process of encoder, one of which can be done by implementing a code HEVC to Zynq 7000 AP SoC.
机译:数字视频压缩技术具有重要的作用,可以有效地在带宽和存储空间有限的环境中传输和存储多媒体内容。本文介绍了使用FPGA编码器架构的3D视频编码,以实现更新和更可靠的多媒体技术,以推动行业改善娱乐营销领域的服务,鼓励3D视频内容的普及,支持设备3D功能和3D应用程序。目前,智能手机,平板电脑和其他移动设备已成为一种现象,已经超过了PC的销售价值。随着3D视频的日益普及并应用于移动设备,导致对存储,数据传输和显示的需求需要有效的编码。该设计在VHDL中进行了描述,并与Zynq 7000 AP SoC FPGA进行了综合。 FPGA架构的吞吐量达到了666 MHz的处理速度,RAM频率为533 MHz,使其可以用于针对HDTV的H.265 / HEVC标准。为了提高编码器过程中的可靠性,可以通过对Zynq 7000 AP SoC实施代码HEVC来完成其中之一。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号