首页> 外文会议>IEEE International Symposium on Electromagnetic Compatibility >Top-layer inductance extraction for the pre-layout power integrity using the physics-based model size reduction (PMSR) method
【24h】

Top-layer inductance extraction for the pre-layout power integrity using the physics-based model size reduction (PMSR) method

机译:使用基于物理模型的尺寸缩减(PMSR)方法提取顶层电感,以实现布局前的电源完整性

获取原文

摘要

Proper power integrity analysis is required for printed circuit board (PCB) power distribution network (PDN) design. Developing a simple physics-based equivalent circuit model for critical structures is essential for understanding the physics of the system and for intelligent designs. In this paper, a physics-based model size reduction (PMSR) method is applied to get the equivalent circuit model for the above-ground geometries. The extracted physics-based models are also based on PEEC, and can be used in analyzing the structure in its parts. By applying PMSR method, a physics-based equivalent circuit model can be proposed and this circuit model is related to the geometric features of the design. In this way, PMSR method can provide an intuitive guideline in designing PCB and reducing above inductances, therefore, a low-ripple DC voltage can be delivered through PDN. Taking advantage of PEEC and PMSR methods, the top-layer inductances of three different geometries (the shared via design, the doublet design and the shared pad design) are calculated and the physics-based circuit models are obtained, respectively.
机译:印刷电路板(PCB)配电网络(PDN)设计需要适当的电源完整性分析。为关键结构开发简单的基于物理的等效电路模型对于理解系统的物理和智能设计至关重要。本文采用基于物理的模型尺寸缩减(PMSR)方法来获得地上几何形状的等效电路模型。提取的基于物理的模型也基于PEEC,可用于分析其各个部分的结构。通过应用PMSR方法,可以提出基于物理的等效电路模型,并且该电路模型与设计的几何特征有关。这样,PMSR方法可以为设计PCB和降低上述电感提供直观的指导,因此,可以通过PDN传递低纹波的DC电压。利用PEEC和PMSR方法,分别计算了三种不同几何形状(共享通孔设计,双线设计和共享焊盘设计)的顶层电感,并获得了基于物理的电路模型。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号