首页> 外文会议>International Conference on Computing, Communication and Automation >RTL implementation and analysis of fixed priority, round robin, and matrix arbiters for the NoC's routers
【24h】

RTL implementation and analysis of fixed priority, round robin, and matrix arbiters for the NoC's routers

机译:RTL的实现以及NoC路由器的固定优先级,轮询和矩阵仲裁器的分析

获取原文

摘要

Networks-on-Chip (NoC) is an emerging on-chip interconnection centric platform that influences modern high speed communication infrastructure to improve the performance of many-core System-on-Chip (SoCs) designs. The core of each NoCs router involves arbiter and multiplier pairs that need to be carefully co-optimized in order to achieve an overall efficient implementation. Low transmission latency design is one of the most important parameters of NoC design. This paper uses parametric Verilog HDL to implement the designs and compares the performance in terms of power, area, and delay of different types of arbiters using for NoCs routers. The RTL implementation is performed using parametric Verilog HDL and analysis in term of power, area and delay is performed using Xilinx ISE 14.7 and Xpower Analyzer (XPA) with Xpower Estimator (XPE). The target device uses for these implementation is Vertex 6.
机译:片上网络(NoC)是一个新兴的以片上互连为中心的平台,该平台会影响现代高速通信基础架构,以提高多核片上系统(SoC)设计的性能。每个NoC路由器的核心都涉及仲裁器和乘法器对,需要对其进行仔细的共同优化,以实现整体有效的实现。低传输延迟设计是NoC设计的最重要参数之一。本文使用参数Verilog HDL来实现设计,并比较了用于NoC路由器的不同类型仲裁器在功率,面积和延迟方面的性能。使用参数Verilog HDL执行RTL实现,并使用Xilinx ISE 14.7和带有Xpower估计器(XPE)的Xpower分析器(XPA)进行功耗,面积和延迟方面的分析。用于这些实现的目标设备是Vertex 6。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号