首页> 外文会议>International Conference on Digital Signal Processing >Variable code length soft-output decoder of polar codes
【24h】

Variable code length soft-output decoder of polar codes

机译:极性码的可变码长软输出解码器

获取原文

摘要

Hardware implementation of a soft-output polar code decoder that can operate with variable code length and code rate is presented in this paper. The proposed architecture combines the last two clock cycles at the final-stage processing elements to generate efficient soft-output polar decoding results. Compared with the original successive cancellation (SC) decoding design, the proposed soft-output decoding architecture spends almost the same clock cycles. The proposed decoder is designed using TSMC 90 nm GUTM CMOS technology, and the fabricated chip can run at 250 MHz and requires approximately 263K gates. Furthermore, its function was also validated using FPGA, which can serve as a reference design before the silicon implementation of the proposed soft-output polar code decoding architecture.
机译:本文提出了一种软输出极性编码解码器的硬件实现,该解码器可以在可变的编码长度和编码率下工作。所提出的架构在最后阶段的处理元件处结合了最后两个时钟周期,以生成有效的软输出极性解码结果。与原始的连续消除(SC)解码设计相比,提出的软输出解码体系结构花费几乎相同的时钟周期。拟议的解码器是使用台积电90 nm GUTM CMOS技术设计的,所制造的芯片可以在250 MHz的频率下运行,并需要大约263K的门。此外,它的功能还使用FPGA进行了验证,在提出的软输出极性码解码架构的硅实现之前,它可以作为参考设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号