首页> 外文会议>IEEE International Conference on Signal Processing, Communications and Computing >A 3.52 GSps throughput VLSI architecture of I/Q imbalance compensator for 60 GHz communication system
【24h】

A 3.52 GSps throughput VLSI architecture of I/Q imbalance compensator for 60 GHz communication system

机译:用于60 GHz通信系统的I / Q不平衡补偿器的3.52 GSps吞吐量VLSI架构

获取原文

摘要

This paper presents an I/Q imbalance compensator which can support the throughput rate of 3.52 GSps and improve the signal-to-interference ratio (SIR) from 10.1 dB to 33 dB for a 60-GHz communication system in the IEEE 802.11ad standard. The equivariant adaptive separation via independence (EASI) algorithm is adopted. This blind-source separation (BSS) approach requires no prior information and demands no training sequence. To reduce its complexity, the equation to update the separating matrix is simplified. Furthermore, to achieve the target throughput, a 16-parallel signal processing structure unfolded from the corresponding serial structure which directly implements the simplified algorithm is adopted. Moreover, two modifications including the relaxed look-ahead computation and the slowing down of matrix updating are applied to increase the processing speed and decrease the hardware cost for VLSI implementation. Finally, the whole structure is implemented using Silterra 0.13 um process with a core area of 0.36 mm.
机译:本文提出了一种I / Q不平衡补偿器,该补偿器可以支持3.52 GSps的吞吐速率,并将IEEE 802.11ad标准中60 GHz通信系统的信噪比(SIR)从10.1 dB提高到33 dB。采用等距自适应独立分离算法(EASI)。这种盲源分离(BSS)方法不需要任何先验信息,也不需要训练序列。为了降低复杂度,简化了更新分离矩阵的公式。此外,为了达到目标吞吐量,采用从相应串行结构展开的16并行信号处理结构,该结构直接实现简化算法。此外,应用了两种修改形式,包括宽松的超前计算和矩阵更新的减慢,以提高处理速度并降低用于VLSI实现的硬件成本。最后,整个结构使用Silterra 0.13 um工艺实现,核心面积为0.36 mm。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号