首页> 外文会议>International Conference on Electronics and Communication Systems >Design of area and power efficient digital FIR filter using modified MAC unit
【24h】

Design of area and power efficient digital FIR filter using modified MAC unit

机译:使用修改的MAC单元设计区域和功率高效数字灭菌滤波器

获取原文

摘要

A novel scheme for the design of an area and power efficient digital finite impulse response (FIR) filter for digital signal processing (DSP) application's is studied in this paper. The key blocks of the filter are multipliers and adders, in which multiplier is the one which occupies the major silicon area and consumes more power. In general, the multiplication operations are performed by the shift and add logic. Most of the DSP applications demand faster adders for its arithmetic computations. Carry Select Adder (CSLA) is a well known adder for its faster computation time. Recently, an efficient Carry Select Adder (CSLA) was proposed which significantly reduce the area and power by eliminating the redundant logic gates at each bit level. In this paper, we propose an area and power efficient FIR filter implementation using modified Multiply and Accumulate (MAC) unit. The performance analysis of the proposed FIR filter is estimated with the MAC unit realized by the conventional adder and the modified carry select adder as well. The proposed FIR filter architecture with length of 5-tap and 9-tap are developed using Verilog HDL and implemented using SAED 90nm CMOS technology. The ASIC synthesis results show that the Area Delay Product(ADP) of the proposed 5-tap and 9-tap filter gains an improvement of 18.26% and 13.94%, respectively over the conventional method. Similarly, the Power Delay Product(PDP) is improved by 16.80% and 12.54%, respectively.
机译:本文研究了用于数字信号处理(DSP)应用的区域和功率有效数字有限脉冲响应(FIR)滤波器的设计的新方案。滤波器的键块是乘法器和加法器,其中乘法器是占据主要硅面积并消耗更多功率的倍增器。通常,乘法操作由移位和添加逻辑执行。大多数DSP应用程序需要更快的添加剂的算术计算。携带选择加法器(CSLA)是一个众所周知的加法器,用于其更快的计算时间。最近,提出了一种有效的携带选择加法器(CSLA),通过消除每个比特级别的冗余逻辑门来显着降低区域和功率。在本文中,我们提出了一种使用修改的乘法和累积(MAC)单元的区域和功率高效的FIR滤波器实现。通过传统加法器实现的MAC单元估计所提出的FIR滤波器的性能分析,并且修改的携带选择加法器也是如此。建议的FIR滤波器架构,长度为5次轻拍和9水龙头,使用Verilog HDL开发,并使用Saed 90nm CMOS技术实现。 ASIC合成结果表明,所提出的5分接收的面积延迟产物(ADP)和9间抽取过滤器分别通过常规方法提高18.26%和13.94%。类似地,功率延迟产品(PDP)分别提高了16.80%和12.54%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号