首页> 外文会议>IEEE International Symposium on Circuits and Systems >A 8.7mW 5-Gb/s clock and data recovery circuit with 0.18-#x00B5;m CMOS
【24h】

A 8.7mW 5-Gb/s clock and data recovery circuit with 0.18-#x00B5;m CMOS

机译:带有0.18-μmCMOS的8.7mW 5 Gb / s时钟和数据恢复电路

获取原文

摘要

The rapid growth of the data rate in serial links reveals the problem of power consumption, motivating utilization of low power building blocks. This paper presents a low-power clock and data recovery (CDR). By employing dynamic CML latch which draws a current during half of the clock cycle and voltage-to-current(V/I) converter which performs the XOR function itself, power reduction in phase detector(PD) is achieved. The CDR circuit is simulated using 5-Gb/s data with 0.18-µm CMOS technology, and the circuit consumes 8.7mW from a 1.8-V supply.
机译:串行链路中数据速率的快速增长揭示了功耗问题,从而激发了低功耗构建块的利用。本文介绍了一种低功耗时钟和数据恢复(CDR)。通过采用动态CML锁存器(在时钟周期的一半时间内汲取电流)和电压/电流(V / I)转换器本身执行XOR功能,可以实现鉴相器(PD)的功耗降低。 CDR电路使用5Gb / s数据和0.18-μmCMOS技术进行仿真,该电路在1.8V电源下的功耗为8​​.7mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号