首页> 外文会议>IEEE Symposium on Industrial Electronics and Applications >Architecture of pipelined MBISTs and its configuration in complex SoC
【24h】

Architecture of pipelined MBISTs and its configuration in complex SoC

机译:流水线MBIST的体系结构及其在复杂SOC中的配置

获取原文

摘要

In addressing the problem of area overhead, physical routing and timing management between memory built-in self-tests (MBISTs) controllers with hundreds of embedded memories in system on Chip (SoC), various approaches have been proposed. In addressing these problems, MBISTs structure and architectural design should be efficiently determined in detail so that the problems associated with the issues mentioned can be addressed. In the present paper, the inclusion of pipeline registers in MBIST is done automatically at the RTL level, and there are a number of measures discussed to produce a suitable structure for SoC designs. In order to test the 150 embedded memories in the WiMAX SoC as a case study, a total of 20 pipelined MBISTs are designed. MBIST is allocated by reference to its frequency, location, and type of memories. This paper presents the methodology to propose suitable architecture for WiMAX SoC with 20 MBIST controllers. All 20 MBISTs were synthesized together with a gate level netlist of WiMAX SoC using 90nm process technology. Results show a reduction in terms of area by about 3953 µm2, net switching power about 3 mW, and simulation time of about 3689 µs compared to the first proposed architecture.
机译:在解决芯片(SOP)中具有数百个嵌入存储器的内置自测(MBIST)控制器的区域开销问题,物理路由和时序管理,已经提出了各种方法。在解决这些问题时,应详细地确定MBists结构和架构设计,以便可以解决与所提到的问题相关的问题。在本文中,在RTL级别自动完成MBIST中的管道寄存器,并且讨论了许多措施以产生适当的SOC设计结构。为了测试WiMAX SoC中的150个嵌入式存储器作为案例研究,设计了20个流水线MBists。通过引用其频率,位置和记忆类型来分配MBist。本文介绍了用20名MBist控制器提出适当的WiMAX SoC架构的方法。所有20名MBISTS都与使用90nm工艺技术的WiMAX SOC的栅极级网手册合成。结果显示面积约为3953μm2,净开关功率约为3 MW,与第一个建议的仿真时间约为3689μs。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号