首页> 外文会议>2011 International Symposium on Electronic System Design >Runtime Congestion and Crosstalk Aware Router for FPGA Using Jbits3.0 for Partial Reconfigurable Application
【24h】

Runtime Congestion and Crosstalk Aware Router for FPGA Using Jbits3.0 for Partial Reconfigurable Application

机译:使用Jbits3.0进行部分可重配置应用的FPGA运行时拥塞和串扰感知路由器

获取原文

摘要

With the reduction in chip size, the cross talk has become a critical concern among the designers. One of the major techniques to avoid the cross talk effect is to route the critical path in such a way that no interferences occur between the interconnects. In this paper we have proposed a run time congestion and cross talk aware router for FPGA using Jbits3.0. Since, in FPGA routing, resources are fixed so in contrary to ASICs, that, the FPGAs do not have the luxury of utilizing any rerouting options within the wafer-as it requires. So, we routed only those nets having length more than a predetermined critical length or the critical path to avoid cross talk. Hence, congestion and cross talk aware routing can be performed using smaller routing area. Here, we have implemented the router by using class provided by JBits for Xilinx, Vertex-II FPGA (xc2V1000). It has been found that the results are quite encouraging.
机译:随着芯片尺寸的减小,串扰已成为设计人员的关键问题。避免串扰效应的主要技术之一是对关键路径进行布线,以使互连之间不发生干扰。在本文中,我们提出了一种使用Jbits3.0的FPGA运行时拥塞和串扰感知路由器。由于在FPGA路由中,资源是固定的,因此与ASIC相反,因此FPGA并没有如其所愿地利用晶片内的任何重新路由选项。因此,为了避免串扰,我们仅对那些长度超过预定关键长度或关键路径的网络进行了路由。因此,可以使用较小的路由区域来执行拥塞和串扰感知路由。在这里,我们使用JBits为Xilinx提供的类Vertex-II FPGA(xc2V1000)实现了路由器。已经发现结果是令人鼓舞的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号