首页> 外文会议>2011 IEEE International Solid-State Circuits Conference Digest of Technical Papers >A 40nm 2Gb 7Gb/s/pin GDDR5 SDRAM with a programmable DQ ordering crosstalk equalizer and adjustable clock-tracking BW
【24h】

A 40nm 2Gb 7Gb/s/pin GDDR5 SDRAM with a programmable DQ ordering crosstalk equalizer and adjustable clock-tracking BW

机译:40nm 2Gb 7Gb / s / pin GDDR5 SDRAM,具有可编程DQ排序串扰均衡器和可调时钟跟踪带宽

获取原文

摘要

Most DRAM interfaces such as GDDR5 and DDR3 use parallel single-ended signaling due to pin-count restriction and backward compatibility. Notwithstanding poor signal and power integrity issues, GDDR5 speed reached beyond 5Gb/s in recent years by utilizing data bus inversion, error-detection coding, data training and channel equalization [1–3]. However, channel crosstalk is becoming a major barrier to further speed improvement. A common solution for channel crosstalk reduction at the system level is to use a shielding line or wide spacing between signal lines, but increasing the number of layers in a chip package and PCB increase system cost. To remove the shielding lines and increase speed, this paper presents a channel crosstalk equalizer with programmable signal ordering capability for the DRAM transmitter. In addition, this paper addresses tri-mode clocking to reduce the system jitter for better timing margin: PLL off, LC-PLL and injection-locked oscillator.
机译:由于引脚数限制和向后兼容性,大多数DRAM接口(例如GDDR5和DDR3)使用并行单端信令。尽管存在严重的信号和电源完整性问题,但近年来,通过利用数据总线反转,错误检测编码,数据训练和通道均衡,GDDR5速度达到了5Gb / s以上。但是,信道串扰正成为进一步提高速度的主要障碍。在系统级减少通道串扰的常见解决方案是使用屏蔽线或信号线之间的较大间距,但是增加芯片封装和PCB中的层数会增加系统成本。为消除屏蔽线并提高速度,本文提出了一种具有可编程信号排序功能的通道串扰均衡器,用于DRAM发送器。此外,本文还介绍了三模式时钟,以减少系统抖动以获得更好的时序裕度:PLL关,LC-PLL和注入锁定振荡器。

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号