首页> 外文会议>Electrical and Computer Engineering, 2004. Canadian Conference on >Design of a low-power D flip-flop for test-per-scan circuits
【24h】

Design of a low-power D flip-flop for test-per-scan circuits

机译:用于每次扫描电路的低功耗D触发器的设计

获取原文

摘要

Power consumption of very large scale integrated (VLSI) systems is much higher during testing as a result of increased circuit activity. This paper presents a novel low-power D flip-flop (DFF) design for test-per-scan circuits. Conventional scannable DFF are modified to ensure that the inputs to the circuit under test (CUT) remain unchanged until an entire test vector is loaded. This eliminates power dissipation in the CUT during scan operation. The proposed design offers an overall 47 % savings in average power compared to previous work in Gerstendorfer et al. (1999) and a 97 % savings in average power and an 8 % peak power savings compared to a conventional DFF.
机译:由于电路活动的增加,超大规模集成(VLSI)系统的功耗在测试过程中要高得多。本文提出了一种新颖的针对每次扫描电路的低功耗D触发器(DFF)设计。修改了传统的可扫描DFF,以确保在加载整个测试矢量之前,被测电路(CUT)的输入保持不变。这消除了扫描操作期间CUT中的功耗。与Gerstendorfer等人以前的工作相比,该提议的设计平均可节省47%的平均功率。 (1999年),与传统DFF相比,平均功率节省了97%,峰值功率节省了8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号