首页> 外文会议>International conference on computational science >Architecture Emulation and Simulation of Future Many-Core Epiphany RISC Array Processors
【24h】

Architecture Emulation and Simulation of Future Many-Core Epiphany RISC Array Processors

机译:未来的多核顿悟RISC阵列处理器的体系结构仿真和仿真

获取原文

摘要

The Adapteva Epiphany many-core architecture comprises a scalable 2D mesh Network-on-Chip (NoC) of low-power RISC cores with minimal uncore functionality. The Epiphany architecture has demonstrated significantly higher power-efficiency compared with other more conventional general-purpose floating-point processors. The original 32-bit architecture has been updated to create a 1,024-core 64-bit processor recently fabricated using a 16 nm process. We present here our recent work in developing an emulation and simulation capability for future many-core processors based on the Epiphany architecture. We have developed an Epiphany SoC device emulator that can be installed as a virtual device on an ordinary ×86 platform and utilized with the existing software stack used to support physical devices, thus creating a seamless software development environment capable of targeting new processor designs just as they would be interfaced on a real platform. These virtual Epiphany devices can be used for research in the area of many-core RISC array processors in general.
机译:Adapteva Epiphany多核体系结构包括可扩展的2D网状低功耗RISC核片上网状网络(NoC),具有最少的非核功能。与其他更常规的通用浮点处理器相比,Epiphany体系结构已显示出显着更高的功率效率。原始的32位体系结构已更新,以创建最近使用16 nm工艺制造的1,024核64位处理器。我们在此介绍我们最近的工作,该工作基于Epiphany架构为未来的多核处理器开发仿真和仿真功能。我们已经开发了Epiphany SoC设备仿真器,可以将其作为虚拟设备安装在普通×86平台上,并与用于支持物理设备的现有软件堆栈一起使用,从而创建了一个能够针对新处理器设计的无缝软件开发环境,就像它们将在真实平台上进行交互。这些虚拟Epiphany设备通常可用于多核RISC阵列处理器领域的研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号