首页> 外文会议>IEEE Electronics Packaging Technology Conference >A novel trench routing for next-generation high-speed serial buses beyond 10Gbps applications
【24h】

A novel trench routing for next-generation high-speed serial buses beyond 10Gbps applications

机译:适用于10Gbps以上应用的下一代高速串行总线的新型沟槽布线

获取原文

摘要

This work describes an innovative low-loss transmission line routing configuration, which enables improved channel margin in next-generation high-speed serial buses beyond 10Gbps applications. One such example is SuperSpeed Plus USB a.k.a. USB 3.1 Gen2. Ultimately, this novel routing when implemented in either substrate or printed circuit board (PCB) will extend platform length within the interconnect channel loss budget as stipulated by standard development body e.g. USB-IF specifications. This inventive routing provides huge benefit to original equipment manufacturer (OEM) in term of platform component removal (e.g. USB 3.1 re-timer that costs ~$1) for high-speed differential links >10Gbps data transfer rates. These cost-adding repeaters would be indispensable under conventional routing for instance microstrip, stripline and dual-stripline for high-speed applications. The PCB trench routing aims to mitigate the existing and future challenges of next-gen multi-Gbps signaling, of which one of the platform length limitations is PCB interconnect loss. In this work, signaling analysis in 10Gbps USB 3.1 and 32Gbps SerDes applications have shown feasibility of yielding significant eye margin improvements i.e. up-to 30% voltage margin improvements, which also translates into ample board design flexibility with extended platform routing length.
机译:这项工作描述了一种创新的低损耗传输线路由配置,该配置可提高10Gbps应用以外的下一代高速串行总线的信道裕度。一个这样的例子是SuperSpeed Plus USB a.k.a. USB 3.1 Gen2。最终,这种新颖的布线方案无论是在基板还是在印刷电路板(PCB)中实施时,都会在互连通道损耗预算范围内扩展平台长度,如标准开发机构所规定的那样。 USB-IF规范。对于大于10Gbps的数据传输速率的高速差分链路而言,该创新性路由为平台组件的拆除(例如,成本约为1美元的USB 3.1重定时器)为原始设备制造商(OEM)提供了巨大收益。这些增加成本的中继器在常规路由下是必不可少的,例如用于高速应用的微带,带状线和双带状线。 PCB沟槽布线旨在缓解下一代多Gbps信令的现有和未来挑战,其中平台长度限制之一就是PCB互连损耗。在这项工作中,在10Gbps USB 3.1和32Gbps SerDes应用中进行的信号分析显示出可以显着改善眼图裕度的可行性,即将电压裕度提高多达30%,这还可以通过扩展平台布线长度转化为足够的电路板设计灵活性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号