首页> 外文会议>Conference on Ph.D. Research in Microelectronics and Electronics >A self-organization approach for layout floorplanning problems in analog IC design
【24h】

A self-organization approach for layout floorplanning problems in analog IC design

机译:一种用于模拟IC设计中布局布局规划问题的自组织方法

获取原文

摘要

In analog layout design, chip floorplans are usually still handcrafted by human experts. Particularly, the nondiscrete variability of block dimensions must be exploited thereby, which is a serious challenge for optimization-based algorithmic floor-planners. This paper presents a fundamentally new automation approach based on self-organization, in which floorplan blocks can autonomously move, rotate and deform themselves to jointly let compact results emerge from a synergistic flow of interaction. Our approach is able to minimize area and wirelength, supports nonslicing floorplan structures, can consider fully variable block dimensions, accounts for a fixed rectilinear boundary, and works absolutely deterministic. The approach is innovatively different from conventional, top-down oriented floorplanning algorithms.
机译:在模拟布局设计中,芯片布局图通常仍由人类专家手工制作。特别地,必须由此利用块尺寸的非离散可变性,这对于基于优化的算法布局规划器来说是一个严峻的挑战。本文提出了一种基于自组织的根本上新的自动化方法,其中,平面图块可以自行移动,旋转和变形,以使紧凑的结果从交互的协同作用中产生。我们的方法能够最大程度地减少面积和线长,支持未切片的平面图结构,可以考虑完全可变的块尺寸,考虑固定的直线边界,并且可以绝对确定地工作。该方法与传统的,自上而下的布局规划算法有所创新。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号