首页> 外文会议>International Conference on Modern Circuits and Systems Technologies >Parallel application placement onto 3-D reconfigurable architectures
【24h】

Parallel application placement onto 3-D reconfigurable architectures

机译:并行应用程序放置到3-D可重构架构上

获取原文

摘要

Placement is considered one of the most arduous and time-consuming processes in physical implementation flows for reconfigurable architectures, while it highly affects the quality of derived application implementation as it is tightly firmed to the total wirelength and hence the maximum operating frequency. This problem becomes more acute for three-dimensional (3-D) architectures since the complexity of such architectures imposes additional challenges that have to be sufficiently addressed. Throughout this paper we introduce a novel placement algorithm, targeting 3-D reconfigurable architectures, based on Ant Colony Optimization (ACO). Experimental results validate the effectiveness of our algorithm since it achieves 10% reduction in the critical path delay on average. Additionally, in contrast to relevant approaches which are executed sequentially, the proposed algorithm exhibits inherent parallelism and can take full advantage of today's multi-core architectures.
机译:放置被认为是可重新配置架构的物理实现流程中最艰巨和耗时的过程之一,而它高度影响派生应用实现的质量,因为它紧密地加强到总电线长度,因此最大的工作频率。对于三维(3-D)架构而变得更加急剧,因为这种架构的复杂性施加了必须充分解决的额外挑战。在本文中,我们介绍了一种基于蚁群优化(ACO)的三维可重构架构的新型放置算法。实验结果验证了我们算法的有效性,因为它平均实现了临界路径延迟的10%。另外,与顺序执行的相关方法相比,所提出的算法表现出固有的并行性,并且可以充分利用当今的多核架构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号