首页> 外文会议>International Conference on Modern Circuits and Systems Technologies >Wideband common gate LNA with novel input matching technique
【24h】

Wideband common gate LNA with novel input matching technique

机译:具有新型输入匹配技术的宽带公共栅极LNA

获取原文

摘要

In this paper, a novel architecture for wideband input impedance matching consisting of two common gate (CG) transistors is presented. One CG transistor is placed on top of the other in a current reuse fashion such that both transistors appear in parallel at the input. As a consequence, the transconductance requirement for input matching from each NMOS transistor is reduced to half compared to a simple CG LNA without effecting the total gain. The proposed input matching technique achieves a large bandwidth and high gain with comparatively small power consumption. The designed UWB LNA is simulated using IBM 130nm CMOS process with Spectre RF. Post Layout simulation results depict S11 and S22 better than ???6.5 dB and ???15 dB respectively. The gain and 3 dB bandwidth are 15 dB and 2.1 GHz, respectively. The LNA demonstrates minimum NF of 3.7 dB at 3.53 GHz in the passband, input referred 1dBCP of ???15.32 dBm with IIP3 of ???10.5 dBm. The proposed LNA consumes only 2.6 mW with Vdd of 1.4 V.
机译:本文介绍了由两个公共栅极(CG)晶体管组成的宽带输入阻抗匹配的新架构。一个CG晶体管以当前的再利用方式置于另一个CG晶体管,使得两个晶体管在输入处并联出现。结果,与简单的CG LNA相比,从每个NMOS晶体管的输入匹配的跨导要求减少到一半,而不会影响总增益。所提出的输入匹配技术实现了具有相对小的功耗的大带宽和高增益。使用具有幽灵RF的IBM 130NM CMOS工艺模拟设计的UWB LNA。后布局仿真结果描绘了S11和S22,而不是分别为6.5dB和??? 15 dB。增益和3 dB带宽分别为15dB和2.1 GHz。 LNA在通带中显示3.53GHz的最小NF为3.53GHz,输入引用1dBCP的1dBCP 15.32 dBm,IIP30.5 DBM。所提出的LNA仅消耗2.6兆瓦,VDD为1.4 V.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号