首页> 外文会议>International Conference on Cloud Computing and Security >Design and Performance Comparison of Modular Multipliers Implemented on FPGA Platform
【24h】

Design and Performance Comparison of Modular Multipliers Implemented on FPGA Platform

机译:在FPGA平台上实现的模块化乘法器的设计和性能比较

获取原文

摘要

Modular multiplier is the most critical component in many data security protocols based on public key cryptography (PKC). To provide data security in many real time applications, a high performance modular multiplier is of utmost importance. Two techniques mostly used for high speed modular multiplication are Montgomery Modular Multiplication (MMM) and Interleaved Modular Multiplication (IMM). This paper presents radix-2 hardware implementation of the MMM and IMM methods with detailed performance analysis. The designs are implemented in Verilog HDL and synthesized targeting Xilinx Virtex-6 FPGA platform. Synthesized results indicate that the radix-2 MMM design is better in terms of computation time, FPGA slice area and throughput as compared to the radix-2 IMM design.
机译:模块化乘法器是许多基于公钥密码术(PKC)的数据安全协议中最关键的组件。为了在许多实时应用中提供数据安全性,高性能模块化乘法器至关重要。主要用于高速模块化乘法的两种技术是蒙哥马利模块化乘法(MMM)和交错式模块化乘法(IMM)。本文通过详细的性能分析介绍了MMM和IMM方法的radix-2硬件实现。这些设计在Verilog HDL中实现,并针对Xilinx Virtex-6 FPGA平台进行了综合。综合结果表明,与radix-2 IMM设计相比,radix-2 MMM设计在计算时间,FPGA Slice面积和吞吐量方面更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号