首页> 外文会议>Asilomar Conference on Signals, Systems and Computers >Low power design of a word-level finite field multiplier using Reordered Normal Basis
【24h】

Low power design of a word-level finite field multiplier using Reordered Normal Basis

机译:基于重排序正态基的单词级有限域乘法器的低功耗设计

获取原文

摘要

A low power design for a finite field multiplier in F2m using Reordered Normal Basis (RNB) is presented. The main building block of the multiplier has been designed in domino logic. The basic idea is to reduce the contention between the keeper transistor and the pull-down network utilizing a new keeper control design to reduce the power dissipation. Simulation results in 65nm CMOS technology show that the proposed design offers 23.5% less power consumption compared to the previously presented design and 5% less than the static CMOS equivalent using the same basis while preserving the maximum operating speed of the dynamic design with almost no silicon area overhead.
机译:提出了一种使用重排序正态基数(RNB)的F2m有限域乘法器的低功耗设计。乘法器的主要构建模块是在多米诺逻辑中设计的。基本思想是利用新的保持器控制设计来减少功耗,从而减少保持器晶体管与下拉网络之间的竞争。 65nm CMOS技术的仿真结果表明,与以前的设计相比,拟议的设计功耗降低了23.5%,并且在相同基础上的静态CMOS功耗比静态CMOS降低了5%,同时在几乎没有硅的情况下保留了动态设计的最大工作速度区域开销。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号