首页> 外文会议>Annual Conference of the IEEE Industrial Electronics Society >Characterization of FPGA-master ARM communication delays in Cyclone V devices
【24h】

Characterization of FPGA-master ARM communication delays in Cyclone V devices

机译:Cyclone V器件中FPGA主ARM通信延迟的特性

获取原文

摘要

FPGAs have evolved from hardware accelerators to very powerful System-on-Chip platforms, mainly thanks to the availability of increasingly powerful embedded processors. The efficient integration of embedded processors with the FPGA fabric requires fast exchange of information between both sides, not to compromise the performance improvement these architectures should provide. Therefore, detailed performance analyses of different FPGA-processor communication scenarios are needed for designers to be able to evaluate the suitability of current devices for a given application, and to take the most advantage of them in it. This paper presents, to the best of authors' knowledge, the first reported characterization of FPGA-processor communications in Altera Cyclone V SoC devices. In this initial step towards a comprehensive study, the performance of communication mechanisms where the processor acts as master is analyzed.
机译:FPGA已从硬件加速器发展到功能非常强大的片上系统平台,这主要归功于功能日益强大的嵌入式处理器的可用性。嵌入式处理器与FPGA架构的有效集成要求双方之间快速交换信息,而不会损害这些架构应提供的性能改进。因此,设计人员需要对不同的FPGA处理器通信场景进行详细的性能分析,以便能够评估当前器件对于给定应用的适用性,并在其中充分利用它们。据作者所知,本文首次报道了Altera Cyclone V SoC器件中FPGA处理器通信的特性。在进行全面研究的第一步中,分析了以处理器为主体的通信机制的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号