首页> 外文会议>International Conference on Intelligent Control and Information Processing >A novel loop adaptive hardware design for Coarse-Grained Reconfigurable array
【24h】

A novel loop adaptive hardware design for Coarse-Grained Reconfigurable array

机译:粗粒可重构阵列的新型环路自适应硬件设计

获取原文

摘要

The Coarse Grained Reconfigurable Architectures (CGRAs) are proposed to enhance the ability of parallel computation. Iterative loops are the main body of applications mapping on the CGRAs. The loop management critically affects the efficient mapping of applications. Limited by special hardware controllers, the loop management brings great difficulties to flexible and efficient use of CGRAs. In this paper, we propose a novel loop adaptive hardware design for CGRAs. With innovative Shared Register Files (SRFs) and extended operations for Reconfigurable Cells (RCs), our loop adaptive design can be applied to a wide range of CGRAs. SRFs are designed for data communication in a System-on-Chip. And extended reconfigurable operations are designed for the adaptive loop prologues and epilogues management. Experimental results demonstrate that when compared with conventional processors, our work achieves a significant speedup improvement in total cycle number and IPC (Instructions per Cycle). In addition, proposed design not only decreases logic area but also greatly reduces complexity of hardware implementation.
机译:提出了粗粒度可重构体系结构(CGRA)以增强并行计算的能力。迭代循环是在CGRA上映射应用程序的主体。循环管理严重影响应用程序的有效映射。受特殊硬件控制器的限制,环路管理给灵活有效地使用CGRA带来了很大的困难。在本文中,我们提出了一种用于CGRA的新颖的环路自适应硬件设计。凭借创新的共享寄存器文件(SRF)和可重配置单元(RC)的扩展操作,我们的环路自适应设计可应用于各种CGRA。 SRF被设计用于片上系统中的数据通信。扩展的可重配置操作被设计用于自适应循环序言和尾声管理。实验结果表明,与常规处理器相比,我们的工作大大提高了总周期数和IPC(每个周期的指令)的速度。另外,提出的设计不仅减小了逻辑面积,而且大大降低了硬件实现的复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号