首页> 外文会议>The 54th IEEE International Midwest Symposium on Circuits and Systems >Exploring energy-efficient DRAM array organizations
【24h】

Exploring energy-efficient DRAM array organizations

机译:探索节能型DRAM阵列组织

获取原文

摘要

DRAM is widely used as main-memory storage in contemporary computer systems. As VLSI process technology advances, more transistors can be integrated in a single die leading to higher storage capacity and communication throughput per DRAM chip. New DRAM standards are created in order to keep up with these trends, and many factors such as performance, energy efficiency, reliability, and fabrication/testing cost are considered when a new DRAM architecture is designed. However, there are few studies on DRAM array organizations that consider both performance and energy efficiency of entire computer systems using the organizations. In this paper, we explore the design space of contemporary DRAM array organizations by varying the number of pages that can be concurrently accessed and the size of the pages. We compare various mainmemory DRAM array organizations using multithreaded and multiprogrammed workloads on a chip-multiprocessor system with die-stacked DRAM memory in search of energy-efficient array configurations.
机译:DRAM被广泛用作现代计算机系统中的主存储器。随着VLSI制程技术的进步,更多的晶体管可以集成在一个裸片中,从而提高了每个DRAM芯片的存储容量和通信吞吐量。为了跟上这些趋势,创建了新的DRAM标准,并且在设计新的DRAM体系结构时要考虑许多因素,例如性能,能效,可靠性和制造/测试成本。但是,很少有关于DRAM阵列组织的研究同时考虑使用该组织的整个计算机系统的性能和能效。在本文中,我们通过更改可同时访问的页面数和页面大小来探索当代DRAM阵列组织的设计空间。我们比较了具有芯片堆叠DRAM内存的芯片多处理器系统上使用多线程和多程序工作负载的各种主要内存DRAM阵列组织,以寻找节能的阵列配置。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号