首页> 外文会议>61st Electronic Components Technology Conference, 2011 >Implementation of an industry compliant, 5×50μm, via-middle TSV technology on 300mm wafers
【24h】

Implementation of an industry compliant, 5×50μm, via-middle TSV technology on 300mm wafers

机译:在300mm晶圆上实施符合行业标准的5×50μm中通TSV技术

获取原文

摘要

The establishment of a cost-effective Through Silicon Vias (TSV) fabrication process integrated to a CMOS flow with industrially available tools is of high interest for the electronics industry because such process can produce more compact systems. We present a 300mm industry-compliant via-middle TSV module, integrated to an advanced high-k/metal gate CMOS process platform. TSVs are fabricated by a Bosch process after contact fabrication and before the first metal layer. The target for copper diameter is 5μm and via depth in the silicon substrate is 50μm. Dense structures have a pitch of 10μm. The vias are filled with TEOS/O3 oxide to reduce via-to-substrate capacitance and leakage, a Ta layer to act as Cu-diffusion barrier and electroplated copper. Copper is thermally treated before CMP to minimize copper pumping effects. The processing is integrated as part of a 65nm node CMOS fabrication module and validated with regular monitoring of physical parameters. The module was tested in device lots and also integrated to a thinning and backside passivation flow.
机译:对于电子行业来说,建立一种具有成本效益的通过硅过孔(TSV)制造工艺与工业流程中的可用工具集成到CMOS流中的方法,对于电子行业来说非常重要,因为这种工艺可以生产出更紧凑的系统。我们提供了一个300mm符合行业标准的通孔中间TSV模块,该模块已集成到先进的高k /金属栅CMOS工艺平台中。在接触制造之后且在第一金属层之前,通过博世(Bosch)工艺制造TSV。铜直径的目标是5μm,硅衬底中的通孔深度是50μm。致密结构的节距为10μm。用TEOS / O 3 氧化物填充通孔,以减少通孔到衬底的电容和泄漏,用Ta层充当Cu扩散阻挡层,并电镀铜。在CMP之前对铜进行热处理,以最大程度地减少铜的泵浦效应。该处理被集成为65nm节点CMOS制造模块的一部分,并通过定期监视物理参数进行了验证。该模块已在大量设备中进行了测试,并且还集成到了薄化和背面钝化流程中。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号