首页> 外文会议>IEEE joint international computer science and information technology conference >BIST Circuit Design for SRAM Based on the March C- Algorithm
【24h】

BIST Circuit Design for SRAM Based on the March C- Algorithm

机译:基于March C算法的SRAM BIST电路设计

获取原文

摘要

As the process technology Continues to scale, embedded Static Random Access Memories (SRAMs) testing has become an important subject. Among the current testing technologies, Built-in Self-Test (BIST) is a both time-saving and cost-saving means. By taking into account the embedded SRAM fault model, the March C-algorithm is chosen. It has a higher coverage for common faults of SRAM. This paper is focus on the overall design of a SRAM BIST circuit based on Finite State Machine (FSM).
机译:随着制程技术的不断发展,嵌入式静态随机存取存储器(SRAM)测试已成为重要的课题。在当前的测试技术中,内置自测(BIST)是既节省时间又节省成本的手段。通过考虑嵌入式SRAM故障模型,选择了March C算法。对于SRAM的常见故障,它具有更高的覆盖率。本文着重于基于有限状态机(FSM)的SRAM BIST电路的总体设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号