首页> 外文会议>IEEE Latin American Symposium on Circuits and Systems >Systolic architectures to evaluate polynomials of degree n using the Horner's rule
【24h】

Systolic architectures to evaluate polynomials of degree n using the Horner's rule

机译:收缩系统建筑利用Horner规则评估学位N的多项式

获取原文

摘要

This paper presents the design of two systolic architectures to evaluate polynomials of degree n considering the Horner's rule. The systolic arrays are based on processing elements that process normalized and non-normalized data. The designed architectures are flexible, parameterized and described by using VHDL. This allows achieving a good trade-off between area, performance and flexibility. The synthesis results show that the proposed architectures can be used as coprocessors for high performance reconfigurable computing.
机译:本文介绍了两个收缩架构的设计,以评估考虑角的规则的程度的多项式。收缩阵列基于处理归一化和非归一化数据的处理元件。设计的体系结构是灵活的,使用VHDL进行参数化和描述。这允许在面积,性能和灵活性之间实现良好的权衡。合成结果表明,所提出的架构可以用作高性能可重新配置计算的协处理器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号