首页> 外文会议>IEEE International SOC Conference >Fast and Practical False-Path Elimination Method for Large SoC Designs
【24h】

Fast and Practical False-Path Elimination Method for Large SoC Designs

机译:大型SOC设计的快速实用假路径消除方法

获取原文

摘要

In this paper, we propose a new fast and practical technique to eliminate known false paths during the static timing analysis (STA). False paths are verified fast using additional information stored in arrival times, which is a pass-through history of exceptional nodes. The information can be constructed with small memory overhead because individual false path list is not managed in each arrival time. We adapted this method to classical arrival time computation and critical path searching algorithm. The feature is used in CubicTime, our full-chip gate level static timing analyzer supporting multiple clock domains. We describe the details of our algorithm and the experimental results compared to those of our previous method and a de-facto industry-standard STA tool.
机译:在本文中,我们提出了一种新的快速实际技术,可在静态定时分析(STA)期间消除已知的假路径。使用存储在抵达时间的附加信息快速验证虚假路径,这是卓越节点的传递历史记录。可以使用小的存储器开销构建信息,因为每个到达时间不管理各个错误路径列表。我们将该方法改编为古典到达时间计算和临界路径搜索算法。该功能用于Cubictime,我们的全芯片门级静态定时分析仪支持多个时钟域。我们描述了我们的算法和实验结果的细节与我们之前的方法和De-Facto行业标准的STA工具相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号