首页> 外文会议>IEEE International SOC Conference >EFFECTIVE IP REUSE FOR HIGH QUALITY SOC DESIGN
【24h】

EFFECTIVE IP REUSE FOR HIGH QUALITY SOC DESIGN

机译:高质量SoC设计的有效IP重用

获取原文

摘要

Intellectual Property (IP) reuse is essential for meeting the challenges of System-on-a-Chip (SoC) design productivity improvement, design quality and meeting time-to-market goals. However, IP quality issues in terms of inadequate test coverage, low power capability, absence of functional features etc. has led to reduced benefits from reuse. This is because the IP is usually designed for use in one chip and later on (re)used in chips having different requirements. Hence, part of SoC design productivity is spent in enhancing the IP to the desired quality level. In a joint development program with the customer, where it is required to integrate some of their IPs, the usual paradigm followed for reuse has to be enhanced beyond the state-of-the-art to meet the design goals. As updated versions of the IP may be released several times during the SoC design phase, managing the design database poses challenge with respect to the IP enhancements.
机译:知识产权(IP)重复使用对于满足芯片系统(SOC)设计生产力提高,设计质量和满足上市时间目标的挑战至关重要。然而,在测试覆盖率不足,低功耗,缺乏功能特征等方面的知识产权质量问题导致重用减少了益处。这是因为IP通常设计用于一个芯片,并在具有不同要求的芯片中使用的(重新)。因此,部分SOC设计生产力在将IP增强到所需的质量水平方面。在与客户的联合开发计划中,需要整合他们的一些IPS的情况下,必须加强惯例,以满足设计目标。由于IP的更新版本可以在SoC设计阶段在SoC设计阶段释放多次,因此管理设计数据库对IP增强功能构成挑战。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号