首页> 外文会议>IEEE International Memory Workshop >Post-manufacturing, 17-times acceptable raw bit error rate enhancement, dynamic codeword transition ECC scheme for highly reliable solid-state drives, SSDs
【24h】

Post-manufacturing, 17-times acceptable raw bit error rate enhancement, dynamic codeword transition ECC scheme for highly reliable solid-state drives, SSDs

机译:制造后,可接受的原始错误率提高了17倍,动态代码字转换ECC方案可用于高度可靠的固态驱动器,SSD

获取原文

摘要

A dynamic codeword transition ECC scheme is proposed for highly reliable solid-state drives, SSDs. By monitoring the error number or the write / erase cycles, the ECC codeword dynamically increases from 512Byte (+parity) to 1KByte, 2KByte, 4KByte…32KByte. The proposed ECC with a larger codeword decreases the failure rate after ECC. As a result, the acceptable raw bit error rate, BER, before ECC is enhanced. Assuming a NAND Flash memory which requires 8-bit correction in 512Byte codeword ECC, a 17-times higher acceptable raw BER than the conventional fixed 512Byte codeword ECC is realized for the mobile phone application without an interleaving. For the MP3 player, digital-still camera and high-speed memory card applications with a dual channel interleaving, 15-times higher acceptable raw BER is achieved. Finally, for the SSD application with 8 channel interleaving, 13-times higher acceptable raw BER is realized. Because the parity rate per codeword is the same in each ECC codeword, no additional memory area is required. Note that the reliability of SSD is improved after the manufacturing without cost penalty. Compared with the conventional ECC with the fixed large 32KByte codeword, the proposed scheme achieves a better performance and a lower power consumption by introducing the “best-effort” type operation. In the proposed scheme, during the most of the lifetime of SSD, a weak ECC with a shorter codeword such as 512Byte (+parity), 1KByte and 2KByte is used and a 2.6 times better performance and a 98% lower power consumption is realized. At the life-end of SSD, a strong ECC with a 32KByte codeword is used and the highly reliable operation is achieved.
机译:针对高可靠性的固态驱动器SSD,提出了一种动态码字转换ECC方案。通过监视错误号或写入/擦除周期,ECC码字从512Byte(+奇偶校验)动态增加到1KByte,2KByte,4KByte…32KByte。所提出的具有较大码字的ECC降低了ECC之后的失败率。结果,增强了ECC之前可接受的原始误码率BER。假设需要在512Byte码字ECC中进行8位校正的NAND闪存,对于手机应用而言,无需交织即可实现比传统的固定512Byte码字ECC高17倍的可接受原始BER。对于具有双通道交错的MP3播放器,数码相机和高速存储卡应用,可接受的原始BER提高了15倍。最终,对于具有8通道交错的SSD应用,可接受的原始BER提高了13倍。因为每个码字的奇偶校验率在每个ECC码字中都相同,所以不需要其他存储区域。注意,SSD的可靠性在制造后得到了提高,而没有成本损失。与具有固定的32KB大码字的常规ECC相比,该方案通过引入“尽力而为”类型的操作实现了更好的性能和更低的功耗。在提出的方案中,在SSD的大部分使用寿命中,使用了具有较短码字(例如512Byte(+ parity),1KByte和2KByte)的弱ECC,从而实现了2.6倍的性能提升和98%的功耗降低。在固态硬盘的生命周期末期,使用了具有32KB码字的强大ECC,并实现了高度可靠的操作。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号