首页> 外文会议>8th IEEE International NEWCAS Conference >Analytical delay variation modeling for evaluating sub-threshold synchronous/asynchronous designs
【24h】

Analytical delay variation modeling for evaluating sub-threshold synchronous/asynchronous designs

机译:评估亚阈值同步/异步设计的分析延迟变化模型

获取原文

摘要

Digital Sub-threshold circuits are highly susceptible to large delay variations due to Process, Voltage and Temperature (PVT) variations, hence compromising their operation robustness. In this paper, we propose and analytically derive the delay variation models of digital sub-threshold circuits with PVT variations, and verify the models through computer simulations (@ 130nm CMOS BSIM4 HSPICE model). We show that, on average, the delay variation (due to PVT) can be up to 3.2×, and the modeling error of our proposed m odels is 8%. We further compare, by means of Adder circuits, th e synchronous approach (with safety timing margins applied) against the asynchronous Quasi Delay Insensitive (QDI) approach (with self-detected completion circuits). We show that the synchronous design is less competitive in terms of speed and energy when the delay margins are more than 0.7× and 2.9× respectively. We show that QDI approach is most appropriate for sub-threshold operation when the delay variations are large.
机译:由于工艺,电压和温度(PVT)的变化,数字亚阈值电路极易受到较大的延迟变化的影响,从而损害了其工作稳定性。在本文中,我们提出并分析了具有PVT变化的数字亚阈值电路的延迟变化模型,并通过计算机仿真(@ 130nm CMOS BSIM4 HSPICE模型)验证了模型。我们显示,平均而言,延迟变化(由于PVT)可高达3.2倍,而我们提出的模型的建模误差为8%。我们进一步通过加法器电路,将同步方法(应用了安全时序裕度)与异步准延迟不敏感(QDI)方法(具有自检测完成电路)进行了比较。我们表明,当延迟裕量分别大于0.7倍和2.9倍时,同步设计在速度和能量方面的竞争力较弱。我们表明,当延迟变化较大时,QDI方法最适合亚阈值操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号