首页> 外文会议> >Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems
【24h】

Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems

机译:嵌入式可重构计算系统中计算和高能效硬件任务计划程序的实用设计

获取原文

摘要

By utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of computation efficiency and energy efficiency, can be greatly enhanced by offloading some computation-intensive tasks which are originally executed in the instruction set processor to the FPGA fabric. In essence, a hardware task scheduler is needed. However, most of the work in the literature considers scheduling algorithms which are unable or difficult to be implemented using the design flows in current development platform. Moreover, little of the work takes energy consumption into consideration. In this paper, we present the design of a hardware task scheduler which takes energy consumption into consideration, and can be readily implemented using current design flows.
机译:通过在FPGA中利用大规模并行电路设计,可以通过将最初在指令集处理器中执行的一些计算密集型任务卸载到FPGA架构上,从而大大提高整个系统的效率(在计算效率和能源效率方面)。本质上,需要硬件任务计划程序。但是,文献中的大多数工作都考虑了无法使用当前开发平台中的设计流程来实现或难以实现的调度算法。而且,很少有工作考虑能耗。在本文中,我们提出了一种硬件任务计划程序的设计,该计划考虑了能耗,并且可以使用当前的设计流程轻松实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号