首页> 外文会议> >Target processor and co-verification environment independent adapter-a technology to shorten cycle-time for retargeting TI processor simulators in HW/SW co-verification environments
【24h】

Target processor and co-verification environment independent adapter-a technology to shorten cycle-time for retargeting TI processor simulators in HW/SW co-verification environments

机译:目标处理器和协同验证环境无关的适配器-一种缩短硬件/软件协同验证环境中TI处理器模拟器的重定位时间的技术

获取原文

摘要

Hardware-software co-verification is essential for design and verification of embedded systems at the early development stages to reduce development cycle time. A number of co-verification environments are available from EDA vendors to simulate such designs, each with its own interfaces and mechanisms. TI provides co-verification models for its DSP devices and cDSP megamodules in these environments. We present an approach that enables TI's instruction set simulators to seamlessly be integrated in these environments. This hides the EDA environment specific interfaces from the simulator/model developer thereby shortening the co-verification model development cycle times.
机译:硬件-软件协同验证对于开发早期阶段的嵌入式系统设计和验证至关重要,以缩短开发周期。 EDA供应商提供了许多协同验证环境来模拟这样的设计,每个环境都有其自己的接口和机制。 TI在这些环境中为其DSP器件和cDSP megamodule提供了共同验证模型。我们提出了一种使TI的指令集模拟器能够无缝集成到这些环境中的方法。这对模拟器/模型开发人员隐藏了EDA环境特定的接口,从而缩短了共同验证模型开发的周期时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号