首页> 外文会议>Cryptographic Hardware and Embedded Systems-CHES 2008 >A Lightweight Concurrent Fault Detection Scheme for the AES S-Boxes Using Normal Basis
【24h】

A Lightweight Concurrent Fault Detection Scheme for the AES S-Boxes Using Normal Basis

机译:使用常规基础的AES S盒轻量级并发故障检测方案

获取原文
获取原文并翻译 | 示例

摘要

The use of an appropriate fault detection scheme for hardware implementation of the Advanced Encryption Standard (AES) makes the standard robust to the internal defects and fault attacks. To minimize the overhead cost of the fault detection AES structure, we present a lightweight concurrent fault detection scheme for the composite field realization of the S-box using normal basis. The structure of the S-box is divided into blocks and the predicted parities of these blocks are obtained. Through an exhaustive search among all available composite fields and transformation matrices that map the polynomial basis representation in binary field to the normal basis representation in composite field, we have found the optimum solution for the least overhead S-box and its parity predictions. Finally, using FPGA implementations, the complexities of the proposed schemes are compared to those of the previously reported ones. It is shown that the FPGA implementations of the S-box using normal basis representation in composite fields outperform the traditional ones using polynomial basis for both with and without fault detection capability.
机译:在高级加密标准(AES)的硬件实现中使用适当的故障检测方案可使该标准对内部缺陷和故障攻击具有鲁棒性。为了最大程度地减少故障检测AES结构的开销成本,我们提出了一种轻量级的并发故障检测方案,用于使用常规基础实现S-box的复合现场。 S-box的结构分为多个块,并获得了这些块的预测奇偶校验。通过穷举搜索所有可用的复合字段以及将二进制字段中的多项式基本表示映射到复合字段中的正常基础表示的转换矩阵,我们找到了开销最小的S盒及其奇偶性预测的最佳解决方案。最后,使用FPGA实现,将所提方案的复杂性与先前报道的方案进行了比较。结果表明,无论有无故障检测功能,S-box的FPGA实现在复合字段中使用常规基础表示都优于使用多项式基础的传统方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号