首页> 外文会议>Conference on Photonic Devices and Algorithms for Computing V; Aug 6-7, 2003; San Diego, California, USA >Design of a Reconfigurable Optical Microprocessor for Smart Pixel Applications
【24h】

Design of a Reconfigurable Optical Microprocessor for Smart Pixel Applications

机译:用于智能像素应用的可重构光学微处理器的设计

获取原文
获取原文并翻译 | 示例

摘要

The ever increasing demand for communication bandwidth and system interconnectivity has been a motivating factor behind the integration of optoelectronics device and conventional data processing circuitry. Over the last two decades, fiber optic components have become the dominant technology in the telecommunications industry. In last 5 years, optical interconnection techniques have been suggested as a solution to the interconnect density and bandwidth problems faced by electrical systems at the cabinet, PC-board and even chip level. Based on the smart pixel architectures in the last decade, the proposed chip monolithically integrates optical sensors with silicon CMOS based circuitry. This project incorporates an instruction fetch unit (IFU), that fetches the instructions from an external host computer, and a 2D-array of one-bit smart pixels called the processing element (PE). Each PE consists of an ALU, control logic, dual port register memory bank, photo-receiver circuit and associated driver circuits. By tiling these smart pixels in 2D, it is possible to form a programmable smart pixel array that is well suited to read optical page-oriented data types. The CASPR chip contains a 4x4 array of PEs connected to a single IFU. Inter PE communication has been established through nearest neighbor communication. Simultaneous communication to all the PEs is possible through global communication. The instruction set for this architecture is 17-bit long. The chip has been successfully fabricated in 0.5μtechnology. We present in this paper the design and initial test results from the recent fabrication.
机译:对通信带宽和系统互连性的不断增长的需求一直是光电子设备和常规数据处理电路集成的动力。在过去的二十年中,光纤组件已成为电信行业的主导技术。在过去的5年中,已经提出了光学互连技术作为解决机柜,PC板甚至芯片级电气系统所面临的互连密度和带宽问题的解决方案。基于近十年来的智能像素架构,所提出的芯片将光学传感器与基于硅CMOS的电路单片集成。该项目包含一个指令提取单元(IFU),该单元可从外部主机获取指令,以及一个称为处理元件(PE)的1位智能像素的2D阵列。每个PE都包含一个ALU,控制逻辑,双端口寄存器存储库,光接收器电路和相关的驱动器电路。通过以2D形式平铺这些智能像素,可以形成非常适合于读取面向光学页面的数据类型的可编程智能像素阵列。 CASPR芯片包含连接到单个IFU的4x4 PE阵列。 PE之间的通信已通过最近的邻居通信建立。通过全球通信可以同时与所有PE进行通信。该体系结构的指令集为17位长。该芯片已成功采用0.5μ技术制造。我们在本文中介绍了最近制造的设计和初步测试结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号