首页> 外文会议>Computing, Networking and Communications (ICNC), 2012 International Conference on >ASIC design of a Gbit/s LDPC decoder for iterative MIMO systems
【24h】

ASIC design of a Gbit/s LDPC decoder for iterative MIMO systems

机译:迭代MIMO系统的Gbit / s LDPC解码器的ASIC设计

获取原文
获取原文并翻译 | 示例

摘要

The design of double-iterative systems like turbo synchronization or iterative demapping and decoding will be one of the big challenges in the next years. The components of such systems need to fulfill stringent conditions on throughput and flexibility thus making a reuse of available standard components difficult. We present a high throughput ASIC design for LDPC decoding in iterative MIMO systems with a high flexibility on block sizes (3720 to 14880 bits, granularity 186 bits) and code rates (1/2 to 4/5). After P&R, the ASIC design has an area of 4.588 mm2 and consumes 1271 mW at a clock frequency of 275 MHz. The LDPC decoder has a throughput of 3.5 Gbit/s (@5 iterations) while the resulting iterative MIMO system (4 feedback loops with 5 LDPC iterations each) runs at 275 Mbit/s.
机译:Turbo同步或迭代解映射和解码等双重迭代系统的设计将是未来几年的重大挑战之一。这样的系统的组件需要在吞吐量和灵活性上满足严格的条件,因此使得难以重用可用的标准组件。我们提出了用于迭代MIMO系统中LDPC解码的高吞吐量ASIC设计,在块大小(3720至14880位,粒度186位)和码率(1/2至4/5)方面具有高度灵活性。在进行P&R之后,ASIC设计的面积为4.588 mm 2 ,在275 MHz的时钟频率下功耗为1271 mW。 LDPC解码器的吞吐量为3.5 Gbit / s(@ 5次迭代),而最终的迭代MIMO系统(4个反馈环路,每个LDPC迭代为5个)以275 Mbit / s的速度运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号