首页> 外文会议>Computing, Networking and Communications (ICNC), 2012 International Conference on >Fine-grained analysis and design of ASIP instruction set for application of encryption
【24h】

Fine-grained analysis and design of ASIP instruction set for application of encryption

机译:用于加密应用的ASIP指令集的细粒度分析和设计

获取原文
获取原文并翻译 | 示例

摘要

Focusing on the defects of application-specific integrated processor (ASIP) design for encryption including complexity, long-term of development and lack of compatibility, in this paper we present an ASIP design method based on reconfigurable embedded RISC processor core, taking advantage of novel fine-grained code analysis technology. This relatively concise design process includes taking fine-grained analysis of target encryption code, extending instructions of the critical parts, and coupling the extended instructions as a co-processor in hardware structure with a general main-processor. As an instance, we take secure hash algorithm (SHA) as the target code, design and implement an ASIP in this process. The hardware verification and implementation result signifies that the designed processor has, at expense of relatively small chip area consumed, achieved obvious increase of performance for encryption.
机译:针对针对加密的专用集成处理器(ASIP)设计的缺陷,包括复杂性,长期的开发和缺乏兼容性,在本文中,我们提出了一种基于可重配置嵌入式RISC处理器内核的ASIP设计方法。细粒度的代码分析技术。这种相对简洁的设计过程包括对目标加密代码进行细粒度的分析,扩展关键部分的指令,以及将扩展的指令作为硬件结构中的协处理器与通用主处理器耦合。例如,我们以安全哈希算法(SHA)为目标代码,在此过程中设计和实现ASIP。硬件验证和实施结果表明,所设计的处理器以消耗相对较小的芯片面积为代价,明显提高了加密性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号