首页> 外文会议>2016 International Conference on Communication Problem-Solving >Parallelism tuning according to the deadline for power-gated ILP processors
【24h】

Parallelism tuning according to the deadline for power-gated ILP processors

机译:根据门控ILP处理器的截止期限进行并行调整

获取原文
获取原文并翻译 | 示例

摘要

Digital signal processors (DSP) with very-longinstruction-word (VLIW)processors have been widely used incommunication systems in recent years. It is obvious that parallelism requirement are different between applications, even within an application. As a result, the scheme, which is to partition the application into several regions and assign each region with adapted parallelism, has been proposed. In this paper, we enhance the parallelism assignment stage. The aim is to tune parallelism according to the deadline (the special execution time of users). The proposed algorithm could save more energy with meeting the requirement of users. The experimental results of evaluation with CoreMarkPro benchmark suits show the expected savings of leakage energy. Compared with maximum energy mode, the execution energy could be reduced more than 40% and the execution time just increase less than 10%.
机译:近年来,带有超长指令字(VLIW)处理器的数字信号处理器(DSP)已广泛用于通信系统中。显然,即使在一个应用程序内,并行性要求在应用程序之间也不同。结果,已经提出了将应用程序划分为几个区域并为每个区域分配自适应并行性的方案。在本文中,我们增强了并行度分配阶段。目的是根据期限(用户的特殊执行时间)调整并行性。该算法可以满足用户需求,节省更多能源。使用CoreMarkPro基准测试套件进行评估的实验结果表明,预期可以节省泄漏能量。与最大能量模式相比,执行能量可以减少40%以上,执行时间仅增加不到10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号