首页> 外文会议>2015 Nordic Circuits and Systems Conference: NORCHIP amp; International Symposium on System-on-Chip >Formal analysis of macro synchronous micro asychronous pipeline for hardware Trojan detection
【24h】

Formal analysis of macro synchronous micro asychronous pipeline for hardware Trojan detection

机译:用于硬件Trojan检测的宏同步微异步管道的形式分析

获取原文
获取原文并翻译 | 示例

摘要

Globalization trends in integrated circuit (IC) design using deep submicron (DSM) technologies are leading to increased vulnerability of IC against malicious intrusions. These malicious intrusions are referred to hardware Trojans. One way to address this threat is to utilize unique electrical signatures of ICs, and any deviation from this signature helps in detecting the potential attack paths. Recently we proposed hybrid macro synchronous micro asynchronous (MSMA) pipeline technique while utilizing, non-conventional, asynchronous circuits to generate timing signature. However, traditionally generating these timing signatures with environmental uncertainties require extensive simulations. It is known to the engineering community that computer simulations have its limitations due to the associated heavy computational requirements. In this paper, as a more accurate alternative, we propose a framework to detect the vulnerable paths in the MSMA pipeline for hardware Trojan detection using formal verification methods. In particular, the paper presents a formal model of the MSMA pipeline and its verification results for both functional and timing properties.
机译:使用深亚微米(DSM)技术的集成电路(IC)设计的全球化趋势导致IC抵御恶意入侵的脆弱性增加。这些恶意入侵被称为硬件木马。解决这种威胁的一种方法是利用IC的独特电​​子签名,并且与该签名的任何偏差都有助于检测潜在的攻击路径。最近,我们提出了混合宏同步微异步(MSMA)流水线技术,同时利用非常规的异步电路生成时序签名。但是,传统上在环境不确定的情况下生成这些时序签名需要大量的模拟。工程界知道,由于相关的繁重的计算需求,计算机模拟有其局限性。在本文中,作为一种更准确的替代方案,我们提出了一种框架,用于使用形式验证方法检测MSMA管道中的漏洞路径,以进行硬件木马检测。特别是,本文介绍了MSMA管道的正式模型及其功能和时序特性的验证结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号