首页> 外文会议>2015 Nordic Circuits and Systems Conference: NORCHIP amp; International Symposium on System-on-Chip >Area and power savings via buffer reorganization in asymmetric 3D-NoCs for heterogeneous 3D-SoCs
【24h】

Area and power savings via buffer reorganization in asymmetric 3D-NoCs for heterogeneous 3D-SoCs

机译:通过异构3D-SoC的非对称3D-NoC中的缓冲区重组来节省面积和功耗

获取原文
获取原文并翻译 | 示例

摘要

In this paper, optimizations for asymmetric Network-on-Chip (NoC) router architectures are proposed for heterogeneous 3D-System-on-Chips (SoCs). The optimizations cover buffer reorganization among dies and focus on power and area savings. The architectures are compared to conventional, symmetric routers on the bases of synthesizable RTL models. Area savings of 8.3% and power savings of 5.4% for link buffers are achieved while accepting a minor average system performance loss of 2.1% in simulations. We thereby demonstrate the potentials of asymmetric NoC designs for heterogeneous 3D-SoCs.
机译:在本文中,针对异构3D片上系统(SoC)提出了非对称片上网络(NoC)路由器体系结构的优化。优化涵盖了芯片之间的缓冲器重组,并着重于功耗和面积节省。在可综合的RTL模型的基础上,将该体系结构与传统的对称路由器进行了比较。链接缓冲区的面积节省了8.3%,功耗节省了5.4%,同时在仿真中接受了2.1%的平均系统性能损失。因此,我们证明了异构3D-SoC的非对称NoC设计的潜力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号