【24h】

A CMOS High Resolution Multi-Edge Delay Generator

机译:CMOS高分辨率多边延迟发生器

获取原文
获取原文并翻译 | 示例

摘要

This paper describes a new architecture of a high-resolution multi-edge delay generator for on-chip testing applications, which enables a timing generation with a sub-gate delay resolution to be fully implemented in any purely digital CMOS process. The proposed delay generator utilizes multi edge-triggered oscillators to achieve a high resolution based on the Vernier technique with low power, a smaller footprint and without requiring a high speed clock reference compared to the conventional delay generators. In addition, the maximum measured delay range of the proposed design can be improved without degrading the achievabl5ve resolution. Simulation results based on 0.09 μm CMOS technology shows an achievable delay resolution of 14.6 ps with a reference input frequency at 500 MHz.
机译:本文介绍了一种适用于片上测试应用的高分辨率多边沿延迟发生器的新架构,该架构可在任何纯数字CMOS工艺中完全实现具有子栅极延迟分辨率的时序生成。与传统的延迟发生器相比,所提出的延迟发生器利用多沿触发的振荡器以Vernier技术为基础实现了高分辨率,并且功耗低,占用空间小且不需要高速时钟参考。另外,在不降低可实现分辨率的情况下,可以改善提出设计的最大测量延迟范围。基于0.09μmCMOS技术的仿真结果显示,在500 MHz的参考输入频率下,可实现的延迟分辨率为14.6 ps。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号