首页> 外文会议>2015 Nordic Circuits and Systems Conference: NORCHIP amp; International Symposium on System-on-Chip >Digital background calibration in continuous-time delta-sigma analog to digital converters
【24h】

Digital background calibration in continuous-time delta-sigma analog to digital converters

机译:连续时间delta-sigma模数转换器中的数字背景校准

获取原文
获取原文并翻译 | 示例

摘要

This work presents a digital calibration technique in continuous-time (CT) ΔΣ analog to digital (A/D) converters. The converter is clocked at 144MHz with a low oversampling ratio (OSR) of only 8. Dynamic element matching (DEM) is not efficient to linearize the digital to analog converter (DAC) when the OSR is very low. Therefore, non-idealities in the outermost multi-bit feedback DAC are measured and then removed in the background by a digital circuit. A third-order, four-bit feedback, single-loop CT ΔΣ converter with digital background calibration circuit has been designed, simulated and implemented in 65nm CMOS process. The maximum simulated signal-to-noise and distortion ratio (SNDR) is 67.1dB within 9MHz bandwidth.
机译:这项工作提出了一种连续时间(CT)ΔΣ模数(A / D)转换器中的数字校准技术。该转换器的时钟频率为144MHz,仅具有8的低过采样率(OSR)。当OSR非常低时,动态元件匹配(DEM)不能有效地线性化数模转换器(DAC)。因此,要测量最外面的多位反馈DAC中的非理想情况,然后通过数字电路在后台将其消除。已经设计,仿真并在65nm CMOS工艺中实现了具有数字背景校准电路的三阶,四位反馈,单回路CTΔΣ转换器。在9MHz带宽内,最大模拟信噪比(SNDR)为67.1dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号