首页> 外文会议>2015 Joint Conference of the IEEE International Frequency Control Symposium amp; European Frequency and Time Forum >Hardware implementation aspects of Multi-Step Look-Ahead Σ-Δ modulation-like architectures for all-digital frequency synthesis applications
【24h】

Hardware implementation aspects of Multi-Step Look-Ahead Σ-Δ modulation-like architectures for all-digital frequency synthesis applications

机译:全数字频率合成应用的多步前瞻Σ-Δ调制类架构的硬件实现方面

获取原文
获取原文并翻译 | 示例

摘要

This work discusses hardware implementation considerations for a novel Multi-Step Look-Ahead modulation architecture which improves on the stability and dynamic range of conventional Σ-Δ modulators for all-digital frequency synthesis applications. The basic theoretical concepts of the architecture are analyzed and an appropriate general hardware implementation of the required mathematical operations is presented. It is shown that hardware complexity reduction is possible when noise-shaping filters with convenient coefficients are utilized. Moreover, FPGA and IC implementation examples for a specific noise-shaping filter are given, accompanied by power, area and delay estimations.
机译:这项工作讨论了一种新颖的多步前瞻调制架构的硬件实现注意事项,该架构改善了用于全数字频率合成应用的常规Σ-Δ调制器的稳定性和动态范围。分析了体系结构的基本理论概念,并提出了所需数学运算的适当通用硬件实现。结果表明,当使用具有方便系数的噪声整形滤波器时,可以降低硬件的复杂性。此外,给出了针对特定噪声整形滤波器的FPGA和IC实现示例,并附带功率,面积和延迟估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号