首页> 外文会议>2014 IEEE International Conference on IC Design amp; Technology >A comparative analysis of 3D-IC partitioning schemes for asynchronous circuits
【24h】

A comparative analysis of 3D-IC partitioning schemes for asynchronous circuits

机译:异步电路3D-IC划分方案的比较分析

获取原文
获取原文并翻译 | 示例

摘要

In an attempt to further extend Moore's Law, circuit designers are turning to three-dimensional integrated circuit (3D-IC) design. However, stacking active devices presents new design challenges, the most notable being thermal dissipation. When paired with a delay-insensitive asynchronous circuit design technique such as NULL Convention Logic (NCL), the two technologies unite to solve the inherent weaknesses of each other. As part of the 3D-IC design process, a circuit must be partitioned evenly between the stacked wafers. This study presents three strategies to split an NCL circuit into two die, in an attempt to discover the optimal partitioning method for asynchronous circuits. Analysis is done on total interconnect length, number of thru-silicon vias required, and circuit area.
机译:为了进一步扩展摩尔定律,电路设计人员正在转向三维集成电路(3D-IC)设计。然而,堆叠有源器件提出了新的设计挑战,最值得注意的是散热。当与诸如NULL Convention Logic(NCL)之类的对延迟不敏感的异步电路设计技术配合使用时,这两种技术将共同解决彼此的固有弱点。作为3D-IC设计过程的一部分,必须在堆叠的晶圆之间平均分配电路。这项研究提出了将NCL电路分成两个裸片的三种策略,以期发现异步电路的最佳分配方法。分析总互连长度,所需的硅通孔数量和电路面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号